Follow
Bevan Baas
Bevan Baas
Verified email at ucdavis.edu
Title
Cited by
Cited by
Year
A low-power, high-performance, 1024-point FFT processor
BM Baas
IEEE Journal of Solid-State Circuits 34 (3), 380-387, 1999
4701999
Scaling equations for the accurate prediction of CMOS device performance from 180 nm to 7 nm
A Stillmaker, B Baas
Integration 58, 74-81, 2017
3362017
A 167-processor computational platform in 65 nm CMOS
DN Truong, WH Cheng, T Mohsenin, Z Yu, AT Jacobson, G Landge, ...
IEEE Journal of Solid-State Circuits 44 (4), 1130-1144, 2009
3142009
An Integrated 802.11a Baseband and MAC Processor
J Thomson, B Baas, EM Cooper, JM Gilbert, G Hsieh, P Husted, ...
Solid-State Circuits Conference, 2002. Digest of Technical Papers. ISSCC …, 2002
1562002
Parallel AES encryption engines for many-core processor arrays
B Liu, BM Baas
IEEE Transactions on Computers 62 (3), 536-547, 2013
1422013
A low-complexity message-passing algorithm for reduced routing congestion in LDPC decoders
T Mohsenin, DN Truong, BM Baas
IEEE Transactions on Circuits and Systems I: Regular Papers 57 (5), 1048-1061, 2010
1312010
KiloCore: A 32-nm 1000-processor computational array
B Bohnenstiehl, A Stillmaker, JJ Pimentel, T Andreas, B Liu, AT Tran, ...
IEEE Journal of Solid-State Circuits 52 (4), 891-902, 2017
1262017
An asynchronous array of simple processors for DSP applications
Z Yu, M Meeuwsen, R Apperson, O Sattari, M Lai, J Webb, E Work, ...
2006 IEEE International Solid State Circuits Conference-Digest of Technical …, 2006
1202006
AsAP: An asynchronous array of simple processors
Z Yu, MJ Meeuwsen, RW Apperson, O Sattari, M Lai, JW Webb, EW Work, ...
IEEE Journal of Solid-State Circuits 43 (3), 695-705, 2008
1152008
A scalable dual-clock FIFO for data transfers between arbitrary and haltable clock domains
RW Apperson, Z Yu, MJ Meeuwsen, T Mohsenin, BM Baas
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 15 (10 …, 2007
1022007
A 167-processor 65 nm computational platform with per-processor dynamic supply voltage and dynamic clock frequency scaling
D Truong, W Cheng, T Mohsenin, Z Yu, T Jacobson, G Landge, ...
2008 IEEE Symposium on VLSI Circuits, 22-23, 2008
902008
A 5.8 pj/op 115 billion ops/sec, to 1.78 trillion ops/sec 32nm 1000-processor array
B Bohnenstiehl, A Stillmaker, J Pimentel, T Andreas, B Liu, A Tran, ...
2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits), 1-2, 2016
852016
Dynamic voltage and frequency scaling circuits with two supply voltages
WH Cheng, BM Baas
2008 IEEE International Symposium on Circuits and Systems, 1236-1239, 2008
772008
Achieving high-performance on-chip networks with shared-buffer routers
AT Tran, BM Baas
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 22 (6 …, 2013
662013
NoCTweak: a highly parameterizable simulator for early exploration of performance and energy of networks on-chip
AT Tran, B Baas
VLSI Computation Lab, ECE Department, University of California, Davis, Tech …, 2012
612012
The design of a reconfigurable continuous-flow mixed-radix FFT processor
AT Jacobson, DN Truong, BM Baas
2009 IEEE International Symposium on Circuits and Systems, 1133-1136, 2009
592009
An approach to low-power, high-performance, fast Fourier transform processor design
BM Baas
Stanford University, 1999
591999
Toward more accurate scaling estimates of cmos circuits from 180 nm to 22 nm
A Stillmaker, Z Xiao, B Baas
VLSI Computation Lab, ECE Department, University of California, Davis, Tech …, 2011
552011
RoShaQ: High-performance on-chip router with shared queues
AT Tran, BM Baas
2011 IEEE 29th International Conference on Computer Design (ICCD), 232-238, 2011
552011
Low-power HF microelectronics: a unified approach
GAS Machado
IET, 1996
551996
The system can't perform the operation now. Try again later.
Articles 1–20